At 100mV Power Supply Accurate Ultra-Compact I-V Models for SMIC 0.18 µm Process MOS Transistors with Analyses of CMOS NOT Gate and Its Amplifier
- DOI
- 10.2991/aiie-15.2015.68How to use a DOI?
- Keywords
- ultra-low voltage; compact MOSFET models; CMOS NOT-gate; CMOS NOT-based amplifier
- Abstract
Green design features with ultra-low power consumption and ultra-low voltage supply. Considering on about 26mV is the silicon power fed limit, below 100mV level, two accurate ultra-compact I-V models for SMIC 0.18 m process N- and PMOS transistors will be extracted with which CMOS NOT gate and its amplifier are analyzed by comparing exponential power law and SPICE running tool. The modeling methodology on new device or circuit starts with a candidate for one region of features in a basic construction formulae set selected by mechanism standards, then compare the two classes of data resulted from in right side the input-output characteristic and in left side the respondings of your first to/or No.n candidate, to minimize the errors between the classes, doing in above steps in cycle, at last you met an apt of novel model group in state-of-the-art kept in your mind. In general, the ultra-low subthrethod (~25mV) MOSFETs are related to the input signals in parameters. From the single MOSFET to the two tubes we iterated from the simulation results to those models’ grinded fruits in our computers, and focused on scanning the width length ratio. Our time-variant models are in form of e exponential term for NMOSFET and plus quadratic term for PMOSFET. All in all the works built up novel milestones for first author proposed brain health microelectronics (BHM).
- Copyright
- © 2015, the Authors. Published by Atlantis Press.
- Open Access
- This is an open access article distributed under the CC BY-NC license (http://creativecommons.org/licenses/by-nc/4.0/).
Cite this article
TY - CONF AU - W.S. Li AU - J.J. Song AU - Y.T. Li PY - 2015/07 DA - 2015/07 TI - At 100mV Power Supply Accurate Ultra-Compact I-V Models for SMIC 0.18 µm Process MOS Transistors with Analyses of CMOS NOT Gate and Its Amplifier BT - Proceedings of the 2015 International Conference on Artificial Intelligence and Industrial Engineering PB - Atlantis Press SP - 243 EP - 245 SN - 1951-6851 UR - https://doi.org/10.2991/aiie-15.2015.68 DO - 10.2991/aiie-15.2015.68 ID - Li2015/07 ER -